# BICMOS ADVANCED PHASE-SHIFT PWM CONTROLLER SCBS809E-DECEMBER 2005-REVISED JULY 2007 #### **FEATURES** - Controlled Baseline - One Assembly/Test Site, One Fabrication Site - Enhanced Diminishing Manufacturing Sources (DMS) Support - Enhanced Product-Change Notification - Qualification Pedigree (1) - Programmable Output Turn-On Delay - Adaptive Delay Set - Bidirectional Oscillator Synchronization - Capability for Voltage-Mode or Current-Mode Control - Programmable Soft Start/Soft Stop and Chip Disable Via a Single Pin - 0% to 100% Duty-Cycle Control - 7-MHz Error Amplifier - Operation to 1 MHz - Low Active Current Consumption (5 mA Typ at 500 kHz) - (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. Very Low Current Consumption During Undervoltage Lock Out (150 μA Typ) #### DESCRIPTION The UCC2895-EP is a phase-shift pulse-width modulation (PWM) controller that implements control of a full-bridge power stage by phase shifting the switching of one half bridge with respect to the other. It allows constant frequency PWM in conjunction with resonant zero-voltage switching to provide high efficiency at high frequencies. The device can be used either as a voltage-mode or current-mode controller. While the UCC2895-EP maintains the functionality of the UC2875/6/7/8 family, it improves on that controller family with additional features, such as enhanced control logic, adaptive delay set, and shutdown capability. Since the device is built in BCDMOS, it operates with dramatically less supply current than its bipolar counterparts. The UCC2895-EP can operate with a maximum clock frequency of 1 MHz. The M-temp UCC2895-EP device is offered in the 20-pin SOIC (DW) package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## SIMPLIFIED APPLICATION DIAGRAM #### **ORDERING INFORMATION** | T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|------------------------|-----------------------|------------------| | –55°C to 125°C | SOIC - DW | UCC2895MDWREP | UCC2895MEPG4 | (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## UCC2895-EP BICMOS ADVANCED PHASE-SHIFT PWM CONTROLLER SCBS809E-DECEMBER 2005-REVISED JULY 2007 #### **PIN DESCRIPTION** | NAME | DESCRIPTION | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADS | Adaptive delay set.This function sets the ratio between the maximum and minimum programmed output delay dead time. When ADS is connected directly to CS, no delay modulation occurs. Maximum delay modulation occurs when ADS is grounded. In this case, delay time is four times longer when CS = 0 than when CS = 2 V (the peak current threshold). ADS changes the output voltage on the delay (DELAB and DELCD) pins by: | | | $V_{DEL} = [0.75 \times (V_{CS} - V_{ADS})] + 0.5 V$ | | | where $V_{CS}$ and $V_{ADS}$ are in volts. ADS must be limited to between 0 V and 2.5 V and must be less than, or equal to, CS. DELAB and DELCD also are clamped to a minimum of 0.5 V. | | CS | Current sense. CS is the inverting input of the current-sense comparator, and the noninverting input of the overcurrent comparator and the ADS amplifier. The CS signal is used for cycle-by-cycle current limiting in peak current-mode control and for overcurrent protection in all cases with a secondary threshold for output shutdown. An output disable initiated by an overcurrent fault also results in a restart cycle, called soft stop, with full soft start. | | | Oscillator timing capacitor (see Figure 3). The UCC2895-EP oscillator charges CT via a programmed current. The waveform on $C_T$ is a sawtooth, with a peak voltage of 2.35 V. The approximate oscillator period is calculated by: | | СТ | $t_{OSC} = \frac{5 \times R_{T} \times C_{T}}{48} + 120 \text{ns}$ | | | where CT is in farads, $R_T$ is in ohms, and $t_{OSC}$ is in seconds. $C_T$ can range from 100 pF to 880 pF. Note that a large $C_T$ and a small $R_T$ combination results in extended fall times on the $C_T$ waveform. The increased fall time increases the SYNC pulse width, thus, limiting the maximum phase shift between OUTA/ OUTB and OUTC/ OUTD outputs, which limits the maximum duty cycle of the converter. | | | Delay programming between complementary outputs. DELAB programs the dead time between switching of OUTA and OUTB, and DELCD programs the dead time between OUTC and OUTD. This delay is introduced between complementary outputs in the same leg of the external bridge. The UCC2895-EP allows the user to select the delay in which the resonant switching of the external power stages takes place. Separate delays are provided for the two half bridges to accommodate differences in resonant capacitor charging currents. The delay in each stage is set according to the formula: | | DELAB, DELCD | $t_{DELAY} = \frac{(25 \times 10^{-12}) \times R_{DEL}}{V_{DEL}} + 25 \text{ ns}$ | | | where $V_{DEL}$ is in volts, $R_{DEL}$ is in ohms, and $t_{DELAY}$ is in seconds. DELAB and DELCD can source approximately 1 mA maximum. Delay resistors must be chosen so that this maximum is not exceeded. Programmable output delay can be defeated by tying DELAB and/or DELCD to REF. For optimum performance, keep stray capacitance on these pins at <10 pF. | | EAN | Error amplifier negative. Inverting input to the error amplifier. Keep below 3.6 V for proper operation. | | EAOUT | Error amplifier output. EAOUT also is connected internally to the noninverting input of the PWM comparator and the no-load comparator. EAOUT is internally clamped to the soft-start voltage. The no-load comparator shuts down the output stages when EAOUT falls below 500 mV and allows the outputs to turn on again when EAOUT rises above 600 mV. | | EAP | Error amplifier positive. Noninverting input to the error amplifier. Keep below 3.6 V for proper operation. | | GND | Ground. Chip ground for all circuits except the output stages. | | OUTA<br>OUTB<br>OUTC<br>OUTD | Outputs. These outputs are 100-mA complementary MOS drivers and are optimized to drive FET driver circuits. OUTA and OUTB are fully complementary (assuming no programmed delay). They operate near 50% duty cycle and one-half the oscillating frequency. OUTA and OUTB are intended to drive one half-bridge circuit in an external power stage. OUTC and OUTD drive the other half bridge and have the same characteristics as OUTA and OUTB. OUTC is phase shifted with respect to OUTA, and OUTD is phase shifted with respect to OUTB. Note that changing the phase relationship of OUTC and OUTD, with respect to OUTA and OUTB, requires other than the nominal 50% duty ratio on OUTC and OUTD during those transients | | PGND | Output stage ground. To keep output switching noise from critical analog circuits, the UCC2895-EP has two different ground connections. PGND is the ground connection for the high-current output stages. Both GND and PGND must be electrically tied together closely near the IC. Also, since PGND carries high current, board traces must be low impedance. | | RAMP | Inverting input of PWM comparator. RAMP receives either the C <sub>T</sub> waveform in voltage and average current-mode controls, or the current signal (plus slope compensation) in peak current-mode control. An internal discharge transistor is provided on RAMP, which is triggered during the oscillator dead time. | ## **PIN DESCRIPTION (continued)** | NAME | DESCRIPTION | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Oscillator timing resistor (see Figure 3). The oscillator in the UCC2895-EP operates by charging an external timing capacitor, CT, with a fixed current programmed by R <sub>T</sub> . R <sub>T</sub> current is calculated as: | | RT | $I_{RT}(A) = \frac{3 V}{R_T(\Omega)}$ | | | $R_T$ can range from 40 k $\Omega$ to 120 k $\Omega$ . Soft-start charging and discharging current also are programmed by $I_{RT}$ . | | REF | 5 V $\pm$ 1.2% voltage reference. REF supplies power to internal circuitry, and also can supply up to 5 mA to external loads. The reference is shut down during undervoltage lockout, but is operational during all other disable modes. For best performance, bypass with a 0.1- $\mu$ F low ESR, low ESL capacitor to ground. Do not use more than 1.0 $\mu$ F. | | SS/DISB | <ul> <li>Soft start/disable. SS/DISB combines two independent functions:</li> <li>Disable mode. A rapid shutdown of the chip is accomplished by any one of the following: externally forcing SS/DISB below 0.5 V, externally forcing REF below 4 V, V<sub>DD</sub> dropping below the UVLO threshold, or an overcurrent fault is sensed (CS = 2.5 V).</li> <li>In the case of REF pulled below 4 V or an UVLO condition, SS/DISB actively is pulled to ground via an internal MOSFET switch. If an overcurrent is sensed, SS/DISB sinks a current of 10 × I<sub>RT</sub> until SS/DISB falls below 0.5 V.</li> <li>Note that, if SS/DISB is externally forced below 0.5 V, the pin starts to source current equal to I<sub>RT</sub>. Also note that the only time the part switches into the low I<sub>DD</sub> current mode is when the part is in undervoltage lockout.</li> <li>Soft-start mode. After a fault or disable condition has passed and VDD is above the start threshold and/or SS/DISB falls below 0.5 V during a soft stop, SS/DISB switches to a soft-start mode. The pin now sources current equal to I<sub>RT</sub>. A user-selected capacitor on SS/DISB determines the soft start and soft-start time. In addition, a resistor in parallel with the capacitor may be used, limiting the maximum voltage on SS/DISB. Note that SS/DISB actively clamps the EAOUT voltage to approximately the SS/DISB voltage during both soft-start, soft-stop, and disable conditions.</li> </ul> | | SYNC | Synchronization (see Figure 3). SYNC is bidirectional. When used as an output, SYNC can be used as a clock, which is the same as the chip's internal clock. When used as an input, SYNC overrides the chip's internal oscillator and acts as its clock signal. This bidirectional feature allows synchronization of multiple power supplies. SYNC also internally discharges the CT capacitor and any filter capacitors that are present on RAMP. The internal SYNC circuitry is level sensitive, with an input low threshold of 1.9 V and an input high threshold of 2.1 V. A resistor as small as 3.9 k $\Omega$ may be tied between SYNC and GND to reduce the synchronization pulse width. | | VDD | Power supply. V <sub>DD</sub> must be bypassed with a minimum of a 1.0-μF low ESR, low ESL capacitor to ground. | ## Absolute Maximum Ratings(1)(2) over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------------------------------|-----------------------------------------------|------|--------------------------|------| | Supply voltage | I <sub>DD</sub> < 10 mA | | 17 | ٧ | | Supply current | | | 30 | mA | | REF current | | | 15 | mA | | OUT current | | | 100 | mA | | Analog inputs | EAP, EAN, EAOUT, RAMP, SYNC, ADS, CS, SS/DISB | -0.3 | REF + 0.3 | V | | Drive outputs | OUTA, OUTB, OUTC, OUTD | -0.3 | to V <sub>CC</sub> + 0.3 | V | | Power dissipation | N package | | 1 | W | | (at T <sub>A</sub> = 25°C) | DW package | | 650 | mW | | T <sub>stg</sub> Storage temperature range | | -65 | 150 | °C | | T <sub>J</sub> Junction temperature range | | -55 | 125 | °C | | Lead temperature | Soldering, 10 s | | 300 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Currents are positive into and negative out of the specified terminal. ## UCC2895-EP BICMOS ADVANCED PHASE-SHIFT PWM CONTROLLER SCBS809E-DECEMBER 2005-REVISED JULY 2007 ## **Electrical Characteristics** $V_{DD} = 12~V,~R_T = 82~k\Omega,~C_T = 220~pF,~R_{DELAB} = 10~k\Omega,~R_{DELCD} = 10~k\Omega,~C_{REF} = 0.1~\mu F,~C_{VDD} = 1~\mu F,~No~load~at~outputs,~T_A = T_J,~T_A = -55^{\circ}C~to~125^{\circ}C~(unless~otherwise~noted)$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|------------------------------------------------------------------------------|-------|------|-------|------| | UVLO | | | | | | | Start threshold | | 10.2 | 11 | 11.8 | V | | Stop threshold | | 8.2 | 9 | 9.8 | V | | Hysteresis | | 1 | 2 | 3 | V | | Supply Current | | | | | | | Start-up current | V <sub>DD</sub> = 8 V | | 150 | 250 | μA | | I <sub>DD</sub> active | | | 5 | 6 | mA | | V <sub>CC</sub> clamp voltage | I <sub>DD</sub> = 10 mA | 16.5 | 17.5 | 18.5 | V | | Voltage Reference | | | | · | | | Output walts as | T <sub>J</sub> = 25°C | 4.94 | 5 | 5.06 | | | Output voltage | 10 V < V <sub>DD</sub> < 17.5 V, 0 mA < I <sub>REF</sub> < 5 mA | 4.85 | 5 | 5.15 | V | | Short-circuit current | REF = 0 V, T <sub>J</sub> = 25°C | 10 | 20 | | mA | | Error Amplifier | | | | | | | Common-mode input voltage | | -0.1 | | 3.6 | V | | Offset voltage | | -7 | | 7 | mV | | Input bias current (EAP, EAN) | | -1 | | 1 | μΑ | | EAOUT V <sub>OH</sub> | EAP-EAN = 500 mV, I <sub>EAOUT</sub> = -0.5 mA | 4 | 4.5 | 5 | V | | EAOUT V <sub>OL</sub> | EAP-EAN = 500 mV, I <sub>EAOUT</sub> = 0.5 mA | 0 | 0.2 | 0.4 | V | | EAOUT source current | EAP-EAN = 500 mV, EAOUT = 2.5 V | 1 | 1.5 | | mA | | EAOUT sink current | EAP-EAN = -500 mV, EAOUT = 2.5 V | 2.5 | 4.5 | | mA | | Open-loop DC gain | | 75 | 85 | | dB | | Unity gain bandwidth <sup>(1)</sup> | | 5 | 7 | | MHz | | Slew rate | EAN from 1 V to 0 V, EAP = 500 mV,<br>EAOUT from 0.5 V to 3 V <sup>(1)</sup> | 1.5 | 2.2 | | V/µs | | No-load comparator turn-off threshold | | 0.45 | 0.5 | 0.55 | V | | No-load comparator turn-on threshold | | 0.55 | 0.6 | 0.69 | V | | No-load comparator hysteresis | | 0.035 | 0.1 | 0.165 | V | | Oscillator | | | | | | | Frequency | T <sub>J</sub> = 25°C | 473 | 500 | 527 | kHz | | Total variation | Line, Temperature <sup>(1)</sup> | | 2.5 | 5 | % | | SYNC V <sub>IH</sub> | | 2.05 | 2.1 | 2.32 | V | | SYNC V <sub>IL</sub> | | 1.85 | 1.9 | 1.95 | V | | SYNC V <sub>OH</sub> | $I_{SYNC} = -400 \mu A, C_T = 2.6 V$ | 4.1 | 4.5 | 5 | V | | SYNC V <sub>OL</sub> | I <sub>SYNC</sub> = 100 μA, C <sub>T</sub> = 0 V | 0 | 0.5 | 1 | V | | SYNC output pulse width | SYNC load = 3.9 k $\Omega$ and 30 pF in parallel | | 85 | 135 | ns | | R <sub>T</sub> voltage | | 2.9 | 3 | 3.1 | V | | C <sub>T</sub> peak voltage | | 2.25 | 2.35 | 2.55 | V | | C <sub>T</sub> valley voltage | | 0 | 0.2 | 0.65 | V | <sup>(1)</sup> Specified by design. Not production tested. ## UCC2895-EP BICMOS ADVANCED PHASE-SHIFT PWM CONTROLLER SCBS809E-DECEMBER 2005-REVISED JULY 2007 | PWM Comparator | | | | | | |--------------------------------------------------|------------------------------------------------------------------------------|------|------|------|----| | EAOUT to RAMP/input offset voltage | RAMP = 0 V, DELAB = DELCD = REF | 0.72 | 0.85 | 1.05 | V | | Minimum phase shift (OUTA to OUTC, OUTB to OUTD) | RAMP = 0 V, EAOUT = 650 mV <sup>(2)</sup> | 0 | 0.85 | 1.50 | % | | RAMP to OUTC/OUTD delay | RAMP from 0 V to 2.5 V, EAOUT = 1.2 V,<br>DELAB = DELCD = REF <sup>(3)</sup> | | 70 | 120 | ns | | RAMP bias current | RAMP < 5 V, C <sub>T</sub> < 2.2 V | -5 | | 5 | μΑ | | RAMP sink current | RAMP = 5 V, C <sub>T</sub> < 2.6 V | 12 | 19 | | mA | | Current Sense | | | | | | | CS bias current | 0 < CS< 2.5 V, 0 < ADS < 2.5 V | -4.5 | | 20 | μΑ | | Peak current threshold | | 1.9 | 2 | 2.1 | V | | Overcurrent threshold | | 2.4 | 2.5 | 2.6 | V | | CS to output delay | CS from 0 to 2.3 V, DELAB = DELCD = REF | | 75 | 110 | ns | | Soft Start/Shutdown | | | | | | | Soft-start source current | SS/DISB = 3 V, CS = 1.9 V | -40 | -35 | -30 | μA | | Soft-start sink current | SS/DISB = 3 V, CS = 2.6 V | 325 | 350 | 375 | μA | | Soft-start/disable comparator threshold | | 0.44 | 0.5 | 0.56 | V | | Delay Set | | | | | | | DELAB/DELCD quitaut voltage | ADS = CS = 0 V | 0.45 | 0.5 | 0.55 | V | | DELAB/DELCD output voltage | ADS = 0 V, CS = 2 V | 1.9 | 2 | 2.1 | V | | Output delay | $ADS = CS = 0 V^{(3)(4)}$ | 450 | 525 | 600 | ns | | ADS bias current | 0 V < ADS < 2.5 V, 0 V < CS < 2.5 V | -20 | | 20 | μΑ | | Output | | | | | | | V <sub>OH</sub> (all outputs) | $I_{OUT} = -10 \text{ mA}, V_{DD} \text{ to output}$ | | 250 | 400 | mV | | V <sub>OL</sub> (all outputs) | I <sub>OUT</sub> = 10 mA | | 150 | 270 | mV | | Rise time | C <sub>LOAD</sub> = 100 pF <sup>(4)</sup> | | 20 | 35 | ns | | Fall time | $C_{LOAD} = 100 \text{ pF}^{(4)}$ | | 20 | 35 | ns | ## (2) Minimum phase shift is defined as: $$\Phi = 200 \times \frac{t_{f(OUTA)} - t_{f(OUTC)}}{t_{PERIOD}}$$ $$\Phi = 200 \times \frac{t_{f(OUTB)} - t_{f(OUTD)}}{t_{PERIOD}}$$ #### where: where: t<sub>f(OUTA)</sub> = falling edge of OUTA signal t<sub>f(OUTB)</sub> = falling edge of OUTB signal t<sub>f(OUTC)</sub> = falling edge of OUTC signal t<sub>f(OUTD)</sub> = falling edge of OUTD signal t<sub>(PERIOD)</sub> = period of OUTA or OUTB signal (3) Output delay is measured between OUTA/OUTB or OUTC/OUTD. Output delay is shown in Figure 1 and Figure 2, where: $t_{f(OUTA)}$ = falling edge of OUTA signal $t_{r(OUTB)}$ = rising edge of OUTB signal (4) Specified by design. Not production tested. SCBS809E-DECEMBER 2005-REVISED JULY 2007 Figure 1. OUTA/OUTC Output Delay \_ #### **APPLICATION INFORMATION** ## Programming DELAB, DELCD, and Adaptive Delay Set (ADS) The UCC2895-EP allows the user to set the delay between switch commands within each leg of the full-bridge power circuit, according to the formula from the data sheet: $$t_{DELAY} = \frac{(25 \times 10^{-12}) \times R_{DEL}}{V_{DEL}} + 25 \text{ ns}$$ For this equation, V<sub>DFI</sub> is determined in conjunction with the desire to utilize (or not utilize) the ADS feature from: $$V_{DEL} = [0.75 \times (V_{CS} - V_{ADS})] + 0.5 V$$ Figure 3 shows the resistors needed to program the delay periods and the ADS function. Figure 3. Resistors Needed in Programming The ADS allows the user to vary the delay times between switch commands within each of the converter's two legs. The delay-time modulation is implemented by connecting ADS (pin 11) to CS, GND, or a resistive divider from CS to GND to set $V_{ADS}$ . From the previous equation for $V_{DEL}$ , if ADS is tied to GND, $V_{DEL}$ rises in direct proportion to $V_{CS}$ , causing a decrease in $I_{DELAY}$ as the load increases. In this condition, the maximum value of $V_{DEL}$ is 2 V. If ADS is connected to a resistive divider between CS and GND, the term $(V_{CS} - V_{DS})$ becomes smaller, reducing the level of $V_{DEL}$ . This decreases the amount of delay modulation. In the limit of ADS tied to CS, $V_{DEL} = 0.5$ V and no delay modulation occurs. In the case with maximum delay modulation (ADS = GND) when the circuit goes from light load to heavy load, the variation of $V_{DEL}$ is from 0.5 V to 2 V. This causes the delay times to vary by a 4:1 ratio as the load is changed. The ability to program an adaptive delay is a desirable feature because the optimum delay time is a function of the current flowing in the primary winding of the transformer, and can change by a factor of 10:1 or more as circuit loading changes. Reference [1] delves into the many interrelated factors for choosing the optimum delay times for the most efficient power conversion and illustrates an external circuit to enable ADS using the UC2879. Implementing this adaptive feature is simplified in the UCC2895-EP controller, giving the user the ability to tailor the delay times to suit a particular application, with a minimum of external parts. [1] L. Balogh, "Design Review: 100W, 400 kHz, DC/DC Converter With Current Doubler Synchronous Rectification Achieves 92% Efficiency," Unitrode Power Supply Design Seminar Manual, Unitrode Corporation, 1996, Topic 2. ## **APPLICATION INFORMATION (continued)** Figure 4. Resistors Needed for Programming Figure 5. UCC2895-EP Timing (No Output Delay Shown) ## **APPLICATION INFORMATION (continued)** Figure 6. Block Diagram SCBS809E-DECEMBER 2005-REVISED JULY 2007 ## **CIRCUIT DESCRIPTION** Figure 7. Oscillator Block Diagram Figure 8. ADS Block Diagram ## **CIRCUIT DESCRIPTION (continued)** Figure 9. Delay Block Diagram (One Delay Block Per Output) #### TYPICAL CHARACTERISTICS Figure 10. Delay Programming (Characterizes Output Delay Between A/B, C/D) Figure 11. Error Amplifier Gain/Phase Margin Figure 12. EAOUT to RAMP Offset Over Temperature Figure 13. Frequency vs R<sub>T</sub>/C<sub>T</sub> (Oscillator Frequency) Figure 14. I<sub>DD</sub> vs V<sub>DD</sub>/Oscillator Frequency (No Output Loading) Figure 15. I<sub>DD</sub> vs V<sub>DD</sub>/Oscillator Frequency (With 0.1-nf Output Loads) 18-Sep-2008 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins P | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------| | UCC2895MDWREP | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | V62/06614-01XE | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UCC2895-EP: Catalog: UCC2895 Automotive: UCC2895-Q1 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects ## TAPE AND REEL INFORMATION | Α | 0 | Dimension designed to accommodate the component width | |----|---|-----------------------------------------------------------| | В | 0 | Dimension designed to accommodate the component length | | | | Dimension designed to accommodate the component thickness | | ٧ | ٧ | Overall width of the carrier tape | | ГР | 1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Dev | vice | | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------|--------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | UCC2895 | MDWREP | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.1 | 2.65 | 12.0 | 24.0 | Q1 | #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | UCC2895MDWREP | SOIC | DW | 20 | 2000 | 333.2 | 345.9 | 31.8 | ## DW (R-PDSO-G20) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated